Design of Parallel Prefix Ladner Fischer Adder

koduru vyshnavi
ECE Dept.
priyadarshini institute of technology and science for women

k.chandra rao, Assistant professor
ECE Dept.
priyadarshini institute of technology and science for women

ABSTRACT: A parallel-prefix adder gives the best performance in VLSI design. However, performance of Ladner-Fischer adder through black cell takes large area. So, gray cell can be replaced instead of black cell which gives the Efficiency in Ladner-Fischer Adder. The proposed system consists of three stages of operations they are pre-processing stage, carry generation stage, post-processing stage. The pre-processing stage focuses on propagate and generate, carry generation stage focuses on carry generation and post-processing stage focuses on final result. In ripple carry adder each bit of addition operation is waited for the previous bit addition operation. In efficient Ladner - Fischer adder, addition operation does not wait for previous bit addition operation and modification is done at gate level to improve the speed and to decreases the area.

INDEX TERMS: Ripple carry adder, Efficient Ladner–Fischer adder, Black cell, Gray cell

I INTRODUCTION

Addition operation is the main operation in digital signal processing and control systems. The fast and accuracy of a processor or system depends on the adder performance. In general purpose processors and DSP processors the addition operation addresses are taken from simple ripple carry adder.

Ripple carry adder is used for the addition operation i.e., if N-bits addition operation is performed by the N-bit full adder. In ripple carry adder each bit full adder operation consists of sum and carry, that carry will be given to next bit full adder operation, that process is continuous till the Nth bit operation. The N-1th bit full adder operation carry will be given to the Nth bit full adder operation present in the ripple carry adder.

The 3-bit ripple carry adder is shown in Fig.1. The first bit carry is given to second bit full adder and similarly the second bit carry is given to the third bit full adder. The addition operation is performed from least significant bit to most significant bit in ripple carry adder. Configuration logic and routing resources in Field Programmable Gate Array.

II LADNER-FISCHER ADDER

The Ladner-Fischer is the parallel prefix adder used to perform the addition operation. It is looking like tree structure to perform the arithmetic operation. Ladner Fischer adder is used for high performance addition operation. The Ladner-Fischer adder consists of black cells and gray cells. Each black cell consists of two AND gates and one OR gate. Multiplexer is combinational circuit which consists of multiple inputs and a single output. Each gray cell consists of only one AND gate. Gi denotes generate and it consists of one AND gate and OR gate given in equation 1. Gi denotes generate and it consists of one AND gate and OR gate given in equation 2.

\[ P_i = B_i \land B_{i-1} \]  \hspace{1cm} (1)

\[ G_i = A_i \lor [B_i \land A_{i-1}] \]  \hspace{1cm} (2)

\[ G_{i+1} = A_{i+2} \lor [B_{i+2} \land A_{i+1}] \]  \hspace{1cm} (3)

III PROPOSED LADNER FISCHER ADDER

The proposed Ladner-Fischer adder is flexible to speed up the binary addition and the structure looks like tree structure for the high performance of arithmetic operations.
Research on binary operation elements and motivation gives development of devices. Field programmable gate arrays [FPGA’s] are most popular in recent years because they improve the speed of microprocessor based applications like mobile DSP and telecommunication. The construction of efficient Ladner-Fischer adder consists of three stages. They are pre-processing stage, carry generation stage, post-processing stage.

### Pre-Processing Stage:

In the pre-processing stage, generate and propagate are from each pair of inputs. The propagate gives “XOR” operation of input bits and generates gives “AND” operation of input bits. The propagate (P_i) and generate (G_i) are shown in below equations 4 & 5.

\[
P_i = A_i \text{ XOR } B_i \quad (4)
\]

\[
G_i = A_i \text{ AND } B_i \quad (5)
\]

### Carry Generation Stage:

In this stage, carry is generated for each bit and this is called as carry generate (C_g). The carry propagate and carry generate is generated for the further operation but final cell present in the each bit operation gives carry. The last bit carry will help to produce sum of the next bit simultaneously till the last bit. The carry generate and carry propagate are given in below equations 6 & 7.

\[
P_i = P_1 \text{ AND } P_0 \quad (6)
\]

\[
P_i = G_1 \text{ OR (} P_1 \text{ AND } G_0 \text{)} \quad (7)
\]

The above carry propagate C_p and carry generation C_g in equations 6&7 is black cell and the below shown carry generation in equation 8 is gray cell. The carry propagate is generated for the further operation but final cell present in the each bit operation gives carry. The last bit carry will help to produce sum of the next bit simultaneously till the last bit. This carry is used for the next bit sum operation, the carry generate is given in below equations 8.

\[
P_i = G_1 \text{ OR (} P_1 \text{ AND } G_0 \text{)} \quad (8)
\]

### Post-Processing Stage:

It is the final stage of an efficient Ladner-Fischer adder, the carry of a first bit is XORed with the next bit of propagates then the output is given as sum and it is shown in equation 9.

\[
S_i = P_i \text{ XOR } C_{i-1} \quad (9)
\]

It is used for two sixteen bit addition operations and each bit carry is undergoes post-processing stage with propagate, gives the final sum.

The first input bits goes under pre-processing stage and it will produce propagate and generate. These propagates and generates undergoes carry generation stage produces carry generates and carry propagates, these undergoes post-processing stage and gives final sum. The step by step process of efficient Ladner-Fischer adder is shown in Fig.5.

![Fig.5: Block Diagram](image)

The efficient Ladner-Fischer adder structure is looking like tree structure for the high performance of arithmetic operations and it is the fastest adder which focuses on gate level logic. It designs with less number of gates. So, it decreases the delay and memory used in this architecture.

The efficient Ladner-Fischer adder is shown in fig.6 which improves the speed and decrease the area for the operation of 8-bit addition. The input bits A_i and B_i concentrates on generate and propagate by XOR and AND operations. These propagates and generates undergoes the operations of black cell and gray cell and gives the carry C_i. That carry is XORed with the propagate of next bit, that gives sum.
The architecture of Efficient Ladner-Fischer adder gives the less delay and less memory for the operation of 16-bit addition. The properties of the operations are evaluated in parallel and accept the trees to overlap which leads to parallelization.

The design of adders is done on VHDL. The memory and delay performance Efficient Ladner-Fischer adder (ELF) is shown in Table.1

<table>
<thead>
<tr>
<th>Adder</th>
<th>Delay(ns)</th>
<th>Memory used(kb)</th>
</tr>
</thead>
<tbody>
<tr>
<td>8-bit Efficient Ladner-Fischer adder</td>
<td>11.2</td>
<td>186228</td>
</tr>
<tr>
<td>16-bit Efficient Ladner-Fischer adder</td>
<td>12.2</td>
<td>188788</td>
</tr>
</tbody>
</table>

Table.1 Delay and memory used in ELF

V CONCLUSION
In this paper, a new approach to design an efficient Ladner-Fischer adder concentrates on gate levels to improve the speed and decreases the area. It is like tree structure and cells in the carry generation stage are decreased to speed up the binary addition. The proposed adder addition operation offers great advantage in reducing delay.

REFERENCES


